## 3.25 Combinational logic (Verilog)

In Verilog, a **module** defines a new component. A module definition starts with the module name, and a list of the module's named input or output of a module. Each module input and output must also appear in an input or output declaration.



Match the module definition to the appropriate circuit.



(B) (A) (D) (C)

```
module DetectActivity(f, g, h);
   input f;
   output reg g, h;
   ...
endmodule

module DetectActivity(f, g, h);
   input f, g;
   output reg h;
   ...
endmodule

module OutputDisplay(f, g, h);
   output reg f, g, h;
   ...
endmodule

module OutputDisplay(f, g, h);
   input f, g;
   output reg h;
   ...
endmodule
```

Reset

A designer can describe a combinational circuit's function using an always procedure. An **always procedure** defines a state that executes throughout simulation. An always procedure's **sensitivity list** defines the inputs and variables whose value of procedure to execute. A combinational circuit is sensitive to all of the circuit's inputs.

begin and end surround an always procedure's statements.



```
module GetSensorReading(a, b,
   z);
      input a, b;
      output reg z;
                @(a, b) begin
         z = a \& b;
      end
   endmodule
     Check
               Show answer
2) m = j'
  n = jk
  module UpdateDisplay(j, k, m,
   n);
      input j, k;
      output reg m, n;
      always @(
                      ) begin
        m = \sim j;
         n = j \& k;
      end
   endmodule
     Check
               Show answer
3) t = v's'm'
```

```
module SetTimer(s, t, m, v);
      input v, s, m;
      output reg t;
      always @(s, ) begin
          t = \sim s \& \sim v \& \sim m;
      end
   endmodule
     Check
                 Show answer
4) m = f
   q = f'
  p = f'
   module GetSensorReading(f, m,
   p, q);
      input f;
      output reg m, p, q;
                      begin
         m = f;
          q = \sim f;
          p = \sim f;
   endmodule
     Check
                 Show answer
```

An **assignment statement** like y = a & b assigns the left-side variable with the result of the right-side expression. A **variable** with the value being updated by assignment statements, and is declared using the reg keyword. An output can be declared in: **output reg y**;

An **expression** is a combination of items, like inputs, variables, literals, and operators, that evaluates to a value. Ex: a & b, who bitwise AND operator. If a is 0 and b is 1, then the expression evaluates to 0 & 1, which is 0.

An operator is a symbol for a built-in calculation like & for AND. **Bitwise operators** perform the specified Boolean operation the operands.

Table 3.25.1: Bitwise operators.

| Operator | Description             |
|----------|-------------------------|
| &        | Bitwise AND operation.  |
| I        | Bitwise OR operation.   |
| ~        | Bitwise NOT operation.  |
| ٨        | Bitwise XOR operation.  |
| ^~       | Bitwise XNOR operation. |

PARTICIPATION ACTIVITY

3.25.5: Boolean expression in Verilog.

Directly convert each given Boolean expression to Verilog.

Note: This activity requires answers that directly match the given expressions. Ex: For ab, type a & b. Variations like b & a are not accounted for.

1) 
$$z = a + b$$

Check Show answer

2) z = a'b



Forgetting to include all inputs of combinational logic in the always procedure's sensitivity list is a <u>common error</u>. While the procedure is legal Verilog, the procedure does not describe combinational logic.

PARTICIPATION ACTIVITY

3.25.6: Detect the error in defining a module for combinational logic.

Click the erroneous code.

1) module CloseDoor(a, b, c, z); input a, b, c; output reg z; always (a, b) begin z = ~a | ~b | ~c; end endmodule

2) module SoundAlarm(a, b, y, z);

```
input a, b;
     output reg y, z;
      always @(a, b)
          y = a \& b;
           z = a;
    endmodule
3) module LightController(a, b, z);
     input a, b;
     output z;
     always @ (a, b) begin
       z = a | b;
     end
   endmodule
4) module UnlockDoor(y, z, c, d);
     input c, d;
     output reg y, z;
     always @(c, d) begin
      y = \sim C;
      z = c \wedge d;
     end
    end module
5) module StartEngine(a, b, z)
     input a, b;
     output reg z;
     always @(a, b) begin
     z = \sim (a \& b);
     end
   endmodule
```

## **PARTICIPATION**

```
3.25.7: HDL simulator: Always procedure.
ACTIVITY
           Start
                        2x speed
                                                            Timing diagram
                                                           b 1
            module DoorOpenDetector(b, c, z);
               input b, c;
               output reg z;
               always @(b, c) begin
                 z = b \& \sim c;
               end
                                                               0
                                                                      10
                                                                              20
                                                                                      30
            endmodule
                                                                          Time(ns)
```

## **PARTICIPATION ACTIVITY**

3.25.8: Combinational logic simulator: Designer provides input values; running the simulator generates output values.

```
module CombinationalLogicExample(a, b, c, z);
            input a, b, c;
            output reg z;
            always @(a, b, c) begin
                     a&b&c
                z =
            end
        endmodule
```



PARTICIPATION ACTIVITY

3.25.9: Sensitivity list.





| 3.23. Combinational logic (venlog)                                                                      |   |
|---------------------------------------------------------------------------------------------------------|---|
| 1) Value of y at (a).  O 0  O 1                                                                         | _ |
| <ul><li>O 1</li><li>2) The always procedure executes at 30 ns.</li><li>O True</li><li>O False</li></ul> | ~ |
| 3) Value of y at (b).  O 0 O 1                                                                          | • |
| <ul><li>4) The always procedure executes at 50 ns.</li><li>O True</li><li>O False</li></ul>             | • |
| 5) Value of y at (c).  O 0 O 1                                                                          | • |
|                                                                                                         |   |

Provide feedback on this section